• JEDEC JESD8-29

JEDEC JESD8-29

  • 0.6 V Low Voltage Swing Terminated Logic (LVSTL06)
  • standard by JEDEC Solid State Technology Association, 12/01/2016
  • Category: JEDEC

$54.00 $27.00

This standard defines power supply voltage range, dc interface, switching parameter andovershoot/undershoot for high speed low voltage swing terminated NMOS driver family digitalcircuits with 0.6V supply. The specifications in this standard represent a minimum set ofinterface specifications for low voltage terminated circuits.
The purpose of this standard is to provide a standard of specification for uniformity, multiplicityof sources, elimination of confusion, and ease of device specification and design by users.Class 1 describes low VOH (Nominal VOH = VDDQ*0.5) level terminated electricalcharacteristics. Class 2 describes high VOH (Nominal VOH = VDDQ*0.6) level terminatedelectrical characteristics.
PDF

All of our standards document are available in PDF (Portable Document Format), an electronic, downloadable format.You will be able to download the file in your account downloads.

Multi-User Access

After purchasing, you have the ability to assign each license to a specific user.

Printable

At any time, you are permitted to make printed copies for your and your members' reference use.

JEDEC JESD91-A (R2011)

JEDEC JESD91-A (R2011)

METHOD FOR DEVELOPING ACCELERATION MODELS FOR ELECTRONIC COMPONENT FAILURE MECHANISMS..

$30.00 $60.00

JEDEC JEP119A

JEDEC JEP119A

A PROCEDURE FOR EXECUTING SWEAT..

$37.00 $74.00

JEDEC JESD92

JEDEC JESD92

PROCEDURE FOR CHARACTERIZING TIME-DEPENDENT DIELECTRIC BREAKDOWN OF ULTRA-THIN GATE DIELECTRICS..

$37.00 $74.00

JEDEC JESD8-15A

JEDEC JESD8-15A

STUB SERIES TERMINATED LOGIC FOR 1.8 V (SSTL_18)..

$31.00 $62.00