• JEDEC JESD8-29

JEDEC JESD8-29

  • 0.6 V Low Voltage Swing Terminated Logic (LVSTL06)
  • standard by JEDEC Solid State Technology Association, 12/01/2016
  • Category: JEDEC

$54.00 $27.00

This standard defines power supply voltage range, dc interface, switching parameter andovershoot/undershoot for high speed low voltage swing terminated NMOS driver family digitalcircuits with 0.6V supply. The specifications in this standard represent a minimum set ofinterface specifications for low voltage terminated circuits.
The purpose of this standard is to provide a standard of specification for uniformity, multiplicityof sources, elimination of confusion, and ease of device specification and design by users.Class 1 describes low VOH (Nominal VOH = VDDQ*0.5) level terminated electricalcharacteristics. Class 2 describes high VOH (Nominal VOH = VDDQ*0.6) level terminatedelectrical characteristics.
PDF

All of our standards document are available in PDF (Portable Document Format), an electronic, downloadable format.You will be able to download the file in your account downloads.

Multi-User Access

After purchasing, you have the ability to assign each license to a specific user.

Printable

At any time, you are permitted to make printed copies for your and your members' reference use.

JEDEC JESD 236-C (R2009)

JEDEC JESD 236-C (R2009)

COLOR CODING OF DISCRETE SEMICONDUCTOR DEVICES..

$26.00 $51.00

JEDEC JESD 12-3

JEDEC JESD 12-3

ADDENDUM No. 3 to JESD12 - CMOS GATE ARRAY MACROCELL STANDARD..

$30.00 $59.00

JEDEC JESD531 (R2002)

JEDEC JESD531 (R2002)

THERMAL RESISTANCE TEST METHOD FOR SIGNAL AND REGULATOR DIODES (FORWARD VOLTAGE, SWITCHING METHOD)..

$30.00 $59.00

JEDEC JESD7-A

JEDEC JESD7-A

STANDARD FOR DESCRIPTION OF 54/74HCXXXX AND 54/74HCTXXXX HIGH SPEED CMOS DEVICES..

$71.00 $141.00