• JEDEC JESD82-6A

JEDEC JESD82-6A

  • DEFINITION OF THE SSTV32852 2.5 V 24-BIT TO 48-BIT SSTL_2 REGISTERED BUFFER FOR 1U STACKED DDR DIMM APPLICATIONS
  • standard by JEDEC Solid State Technology Association, 11/01/2004
  • Category: JEDEC

$59.00 $30.00

This standard defines standard specifications of dc interface parameters, switching parameters, and test loading for definition of the SSTV32852 24-bit to 48-bit SSTL_2 registered buffer for stacked DDR DIMM applications. The purpose is to provide a standard for the SSTV32852 logic device, for uniformity, multiplicity of sources, elimination of confusion, ease of device specification, and ease of use.
PDF

All of our standards document are available in PDF (Portable Document Format), an electronic, downloadable format.You will be able to download the file in your account downloads.

Multi-User Access

After purchasing, you have the ability to assign each license to a specific user.

Printable

At any time, you are permitted to make printed copies for your and your members' reference use.

JEDEC JESD22-A104D

JEDEC JESD22-A104D

TEMPERATURE CYCLING..

$30.00 $59.00

JEDEC JESD 22-A117B

JEDEC JESD 22-A117B

ELECTRICALLY ERASABLE PROGRAMMABLE ROM (EEPROM) PROGRAM/ERASE ENDURANCE AND DATA RETENTION TEST..

$31.00 $62.00

JEDEC JESD 209A-1

JEDEC JESD 209A-1

Addendum No. 1 to JESD209A - LOW POWER DOUBLE DATA RATE (LPDDR) SDRAM, 1.2 V I/O..

$27.00 $53.00

JEDEC JS 9703

JEDEC JS 9703

IPC/JEDEC-9703: Mechanical Shock Test Guidelines for Solder Joint Reliability..

$44.00 $87.00